SEU and SEFI Error Detection and Correction on a DDR3 Memory System Articles uri icon

publication date

  • August 2018

start page

  • 23

end page

  • 30

volume

  • 91, 1

International Standard Serial Number (ISSN)

  • 0026-2714

Electronic International Standard Serial Number (EISSN)

  • 1872-941X

abstract

  • This paper presents an embedded design that performs a novel Single Event Upset (SEU) and Single Event Functional Interrupt (SEFI) detection and recovery technique for DDR3 Synchronous Dynamic Random-Memories (SDRAM) memories in space applications. Using a memory system composed of four devices, this SEFI recovery method allows to restore the content of one entire device using the data and the Error Correction Code (ECC) bits stored in the other three devices. This design is implemented on a Xilinx Zynq-7000 System on Chip (SoC). The SEU detection and the recovery functionality is implemented on a Xilinx Zynq as an AXI bus peripheral. This peripheral is connected with the Processing System (PS) of the device via AXI bus, where a SEFI detection algorithm is implemented in a software application that runs in the ARM Cortex-A9. The developed technique also allows to inject errors to test the whole functionality.

subjects

  • Telecommunications

keywords

  • single event functional interrupt; single event upset; error correction; ddr3