Design and Implementation of Two Hybrid High Frequency DPWMs Using Delay Blocks on FPGAs Articles uri icon

publication date

  • June 2021

start page

  • 14567

end page

  • 14578

issue

  • 12

volume

  • 36

International Standard Serial Number (ISSN)

  • 0885-8993

Electronic International Standard Serial Number (EISSN)

  • 1941-0107

abstract

  • The use of very high-resolution digital pulse width modulators (DPWMs) for high frequency dc-dc converters has been steadily increasing in recent years. However, the resolution of the DPWM formed by counters and comparators is limited when the switching frequency rise above MHz range. Given this limitation, new strategies for DPWM architectures are being designed to increase the resolution of the signals. This article proposes two new DPWMs architectures with the aim of increasing the resolution of trigger signals using field programmable gate arrays (FPGAs). The first proposed architecture is a hybrid DPWM, which integrates a clock manager and a delay line. For this architecture, the delay line is configured using FPGA intellectual properties (IP) blocks. This delay stage allows a fine resolution in the picosecond scale. In addition, an alternative solution has been implemented to generate two signals, the main signal and its complementary one, including high resolution for the dead time, which is also configurable. Both architectures have been tested through static and dynamic tests on two FPGAs of different costs, an Artix-7 (low-cost) and a Kintex-UltraScale 7 (high-cost) by Xilinx.

keywords

  • field programmable gate arrays; clocks; delay lines; signal resolution; tuning; pulse width modulation; delays